258 lines
7.7 KiB
C
258 lines
7.7 KiB
C
|
/**
|
|||
|
******************************************************************
|
|||
|
* @file main.c
|
|||
|
* @author fire
|
|||
|
* @version V1.0
|
|||
|
* @date 2019-xx-xx
|
|||
|
* @brief SDMMC-FatFS<EFBFBD><EFBFBD>ֲ<EFBFBD><EFBFBD><EFBFBD><EFBFBD>д<EFBFBD><EFBFBD><EFBFBD><EFBFBD>
|
|||
|
******************************************************************
|
|||
|
* @attention
|
|||
|
*
|
|||
|
* ʵ<EFBFBD><EFBFBD>ƽ̨:Ұ<EFBFBD><EFBFBD> STM32H750<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>
|
|||
|
* <EFBFBD><EFBFBD>̳ :http://www.firebbs.cn
|
|||
|
* <EFBFBD>Ա<EFBFBD> :http://firestm32.taobao.com
|
|||
|
*
|
|||
|
******************************************************************
|
|||
|
*/
|
|||
|
#include "stm32h7xx.h"
|
|||
|
#include "main.h"
|
|||
|
#include "./led/bsp_led.h"
|
|||
|
#include "./usart/bsp_debug_usart.h"
|
|||
|
#include "./sd_card/bsp_sdio_sd.h"
|
|||
|
#include "./key/bsp_key.h"
|
|||
|
#include "./mpu/bsp_mpu.h"
|
|||
|
#include "./delay/core_delay.h"
|
|||
|
/* FatFs includes component */
|
|||
|
#include "ff.h"
|
|||
|
#include "ff_gen_drv.h"
|
|||
|
#include "sd_diskio.h"
|
|||
|
/**
|
|||
|
******************************************************************************
|
|||
|
* <EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>
|
|||
|
******************************************************************************
|
|||
|
*/
|
|||
|
char SDPath[4]; /* SD<53><EFBFBD><DFBC><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>·<EFBFBD><C2B7> */
|
|||
|
static FATFS fs; /* FatFs<46>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD><EFBFBD> */
|
|||
|
static FIL fnew; /* <20>ļ<EFBFBD><C4BC><EFBFBD><EFBFBD><EFBFBD> */
|
|||
|
static FRESULT res_sd; /* <20>ļ<EFBFBD><C4BC><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD> */
|
|||
|
UINT fnum; /* <20>ļ<EFBFBD><C4BC>ɹ<EFBFBD><C9B9><EFBFBD>д<EFBFBD><D0B4><EFBFBD><EFBFBD> */
|
|||
|
BYTE ReadBuffer[1024]={0}; /* <20><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD> */
|
|||
|
BYTE WriteBuffer[] = /* д<><D0B4><EFBFBD><EFBFBD><EFBFBD><EFBFBD>*/
|
|||
|
"<EFBFBD><EFBFBD>ӭʹ<EFBFBD><EFBFBD>Ұ<EFBFBD><EFBFBD>STM32 H750<35><30><EFBFBD><EFBFBD><EFBFBD><EFBFBD> <20><><EFBFBD><EFBFBD><EFBFBD>Ǹ<EFBFBD><C7B8><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ӣ<EFBFBD><D3A3>½<EFBFBD><C2BD>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>\r\n";
|
|||
|
|
|||
|
extern FATFS flash_fs;
|
|||
|
extern Diskio_drvTypeDef SD_Driver;
|
|||
|
/**
|
|||
|
* @brief CPU L1-Cache enable.
|
|||
|
* @param None
|
|||
|
* @retval None
|
|||
|
*/
|
|||
|
static void CPU_CACHE_Enable(void)
|
|||
|
{
|
|||
|
/* Enable I-Cache */
|
|||
|
SCB_EnableICache();
|
|||
|
|
|||
|
/* Enable D-Cache */
|
|||
|
SCB_EnableDCache();
|
|||
|
|
|||
|
//<2F><>Cache<68><65><EFBFBD><EFBFBD>write-through<67><68>ʽ
|
|||
|
//SCB->CACR|=1<<2;
|
|||
|
}
|
|||
|
/**
|
|||
|
* @brief <EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>
|
|||
|
* @param <EFBFBD><EFBFBD>
|
|||
|
* @retval <EFBFBD><EFBFBD>
|
|||
|
*/
|
|||
|
int main(void)
|
|||
|
{
|
|||
|
/* ϵͳʱ<CDB3>ӳ<EFBFBD>ʼ<EFBFBD><CABC><EFBFBD><EFBFBD>480MHz */
|
|||
|
SystemClock_Config();
|
|||
|
/* <20><><EFBFBD><EFBFBD> MPU*/
|
|||
|
Board_MPU_Config(0, MPU_Normal_WT, 0xD0000000, MPU_32MB);
|
|||
|
Board_MPU_Config(1, MPU_Normal_WT, 0x24000000, MPU_512KB);
|
|||
|
|
|||
|
SCB_EnableICache(); // ʹ<><CAB9>ָ<EFBFBD><D6B8> Cache
|
|||
|
SCB_EnableDCache(); // ʹ<><CAB9><EFBFBD><EFBFBD><EFBFBD><EFBFBD> Cache
|
|||
|
|
|||
|
LED_GPIO_Config();
|
|||
|
LED_BLUE;
|
|||
|
/* <20><>ʼ<EFBFBD><CABC>USART1 <20><><EFBFBD><EFBFBD>ģʽΪ 115200 8-N-1 */
|
|||
|
DEBUG_USART_Config();
|
|||
|
printf("****** <20><><EFBFBD><EFBFBD>һ<EFBFBD><D2BB>SD<53><44><EFBFBD>ļ<EFBFBD>ϵͳʵ<CDB3><CAB5> ******\r\n");
|
|||
|
//<2F><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>̷<EFBFBD>
|
|||
|
FATFS_LinkDriver(&SD_Driver, SDPath);
|
|||
|
//<2F><><EFBFBD>ⲿSD<53><44><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD><EFBFBD>ʱ<EFBFBD><CAB1><EFBFBD><EFBFBD>SD<53><44><EFBFBD><EFBFBD>ʼ<EFBFBD><CABC>
|
|||
|
res_sd = f_mount(&fs,"0:",1);
|
|||
|
|
|||
|
/*----------------------- <20><>ʽ<EFBFBD><CABD><EFBFBD><EFBFBD><EFBFBD><EFBFBD> ---------------------------*/
|
|||
|
/* <20><><EFBFBD><EFBFBD>û<EFBFBD><C3BB><EFBFBD>ļ<EFBFBD>ϵͳ<CFB5><EFBFBD>ʽ<EFBFBD><CABD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ */
|
|||
|
if(res_sd == FR_NO_FILESYSTEM)
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD>SD<EFBFBD><EFBFBD><EFBFBD><EFBFBD>û<EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>и<EFBFBD>ʽ<EFBFBD><EFBFBD>...\r\n");
|
|||
|
/* <20><>ʽ<EFBFBD><CABD> */
|
|||
|
res_sd=f_mkfs("0:",0,0);
|
|||
|
|
|||
|
if(res_sd == FR_OK)
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD>SD<EFBFBD><EFBFBD><EFBFBD>ѳɹ<EFBFBD><EFBFBD><EFBFBD>ʽ<EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ<EFBFBD><EFBFBD>\r\n");
|
|||
|
/* <20><>ʽ<EFBFBD><CABD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ȡ<EFBFBD><C8A1><EFBFBD><EFBFBD><EFBFBD><EFBFBD> */
|
|||
|
res_sd = f_mount(NULL,"0:",1);
|
|||
|
/* <20><><EFBFBD>¹<EFBFBD><C2B9><EFBFBD> */
|
|||
|
res_sd = f_mount(&fs,"0:",1);
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
LED_RED;
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ʽ<EFBFBD><EFBFBD>ʧ<EFBFBD>ܡ<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>\r\n");
|
|||
|
while(1);
|
|||
|
}
|
|||
|
}
|
|||
|
else if(res_sd!=FR_OK)
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD>SD<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳʧ<EFBFBD>ܡ<EFBFBD>(%d)\r\n",res_sd);
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ԭ<EFBFBD><EFBFBD><EFBFBD><EFBFBD>SD<EFBFBD><EFBFBD><EFBFBD><EFBFBD>ʼ<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ɹ<EFBFBD><EFBFBD><EFBFBD>\r\n");
|
|||
|
while(1);
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ<EFBFBD><EFBFBD><EFBFBD>سɹ<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>Խ<EFBFBD><EFBFBD>ж<EFBFBD>д<EFBFBD><EFBFBD><EFBFBD><EFBFBD>\r\n");
|
|||
|
}
|
|||
|
|
|||
|
/*----------------------- <20>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD>ԣ<EFBFBD>д<EFBFBD><D0B4><EFBFBD><EFBFBD> -----------------------------*/
|
|||
|
/* <20><><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><C4BC><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><C4BC><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><F2B4B4BD><EFBFBD> */
|
|||
|
printf("\r\n****** <20><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>д<EFBFBD><D0B4><EFBFBD><EFBFBD><EFBFBD><EFBFBD>... ******\r\n");
|
|||
|
res_sd = f_open(&fnew, "0:FatFs<46><73>д<EFBFBD><D0B4><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>.txt",FA_CREATE_ALWAYS | FA_WRITE );
|
|||
|
if ( res_sd == FR_OK )
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>/<2F><><EFBFBD><EFBFBD>FatFs<46><73>д<EFBFBD><D0B4><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>.txt<78>ļ<EFBFBD><C4BC>ɹ<EFBFBD><C9B9><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>д<EFBFBD><D0B4><EFBFBD><EFBFBD><EFBFBD>ݡ<EFBFBD>\r\n");
|
|||
|
/* <20><>ָ<EFBFBD><D6B8><EFBFBD>洢<EFBFBD><E6B4A2><EFBFBD><EFBFBD><EFBFBD><EFBFBD>д<EFBFBD>뵽<EFBFBD>ļ<EFBFBD><C4BC><EFBFBD> */
|
|||
|
res_sd=f_write(&fnew,WriteBuffer,sizeof(WriteBuffer),&fnum);
|
|||
|
if(res_sd==FR_OK)
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>д<EFBFBD><EFBFBD><EFBFBD>ɹ<EFBFBD><EFBFBD><EFBFBD>д<EFBFBD><EFBFBD><EFBFBD>ֽ<EFBFBD><EFBFBD><EFBFBD><EFBFBD>ݣ<EFBFBD>%d\n",fnum);
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>д<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>Ϊ<EFBFBD><EFBFBD>\r\n%s\r\n",WriteBuffer);
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>д<EFBFBD><EFBFBD>ʧ<EFBFBD>ܣ<EFBFBD>(%d)\n",res_sd);
|
|||
|
}
|
|||
|
/* <20><><EFBFBD>ٶ<EFBFBD>д<EFBFBD><D0B4><EFBFBD>ر<EFBFBD><D8B1>ļ<EFBFBD> */
|
|||
|
f_close(&fnew);
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
LED_RED;
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>/<2F><><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ʧ<EFBFBD>ܡ<EFBFBD>\r\n");
|
|||
|
}
|
|||
|
|
|||
|
/*------------------- <20>ļ<EFBFBD>ϵͳ<CFB5><CDB3><EFBFBD>ԣ<EFBFBD><D4A3><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD> ------------------------------------*/
|
|||
|
printf("****** <20><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><C4BC><EFBFBD>ȡ<EFBFBD><C8A1><EFBFBD><EFBFBD>... ******\r\n");
|
|||
|
res_sd = f_open(&fnew, "0:FatFs<46><73>д<EFBFBD><D0B4><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>.txt", FA_OPEN_EXISTING | FA_READ);
|
|||
|
if(res_sd == FR_OK)
|
|||
|
{
|
|||
|
LED_GREEN;
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><EFBFBD>ɹ<EFBFBD><EFBFBD><EFBFBD>\r\n");
|
|||
|
res_sd = f_read(&fnew, ReadBuffer, sizeof(ReadBuffer), &fnum);
|
|||
|
if(res_sd==FR_OK)
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><EFBFBD><EFBFBD>ȡ<EFBFBD>ɹ<EFBFBD>,<2C><><EFBFBD><EFBFBD><EFBFBD>ֽ<EFBFBD><D6BD><EFBFBD><EFBFBD>ݣ<EFBFBD>%d\r\n",fnum);
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD>ȡ<EFBFBD>õ<EFBFBD><EFBFBD>ļ<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>Ϊ<EFBFBD><EFBFBD>\r\n%s \r\n", ReadBuffer);
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD><EFBFBD><EFBFBD>ȡʧ<EFBFBD>ܣ<EFBFBD>(%d)\n",res_sd);
|
|||
|
}
|
|||
|
}
|
|||
|
else
|
|||
|
{
|
|||
|
LED_RED;
|
|||
|
printf("<EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ʧ<EFBFBD>ܡ<EFBFBD>\r\n");
|
|||
|
}
|
|||
|
/* <20><><EFBFBD>ٶ<EFBFBD>д<EFBFBD><D0B4><EFBFBD>ر<EFBFBD><D8B1>ļ<EFBFBD> */
|
|||
|
f_close(&fnew);
|
|||
|
|
|||
|
/* <20><><EFBFBD><EFBFBD>ʹ<EFBFBD><CAB9><EFBFBD>ļ<EFBFBD>ϵͳ<CFB5><CDB3>ȡ<EFBFBD><C8A1><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ļ<EFBFBD>ϵͳ */
|
|||
|
f_mount(NULL,"0:",1);
|
|||
|
|
|||
|
/* <20><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ɣ<EFBFBD>ͣ<EFBFBD><CDA3> */
|
|||
|
while(1)
|
|||
|
{
|
|||
|
}
|
|||
|
}
|
|||
|
/**
|
|||
|
* @brief System Clock <EFBFBD><EFBFBD><EFBFBD><EFBFBD>
|
|||
|
* system Clock <EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>:
|
|||
|
* System Clock source = PLL (HSE)
|
|||
|
* SYSCLK(Hz) = 480000000 (CPU Clock)
|
|||
|
* HCLK(Hz) = 240000000 (AXI and AHBs Clock)
|
|||
|
* AHB Prescaler = 2
|
|||
|
* D1 APB3 Prescaler = 2 (APB3 Clock 120MHz)
|
|||
|
* D2 APB1 Prescaler = 2 (APB1 Clock 120MHz)
|
|||
|
* D2 APB2 Prescaler = 2 (APB2 Clock 120MHz)
|
|||
|
* D3 APB4 Prescaler = 2 (APB4 Clock 120MHz)
|
|||
|
* HSE Frequency(Hz) = 25000000
|
|||
|
* PLL_M = 5
|
|||
|
* PLL_N = 192
|
|||
|
* PLL_P = 2
|
|||
|
* PLL_Q = 4
|
|||
|
* PLL_R = 2
|
|||
|
* VDD(V) = 3.3
|
|||
|
* Flash Latency(WS) = 4
|
|||
|
* @param None
|
|||
|
* @retval None
|
|||
|
*/
|
|||
|
/**
|
|||
|
* @brief System Clock Configuration
|
|||
|
* @retval None
|
|||
|
*/
|
|||
|
void SystemClock_Config(void)
|
|||
|
{
|
|||
|
RCC_OscInitTypeDef RCC_OscInitStruct = {0};
|
|||
|
RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
|
|||
|
|
|||
|
/** <20><><EFBFBD>õ<EFBFBD>Դ<EFBFBD><D4B4><EFBFBD>ø<EFBFBD><C3B8><EFBFBD>
|
|||
|
*/
|
|||
|
HAL_PWREx_ConfigSupply(PWR_LDO_SUPPLY);
|
|||
|
/** <20><><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ѹ<EFBFBD><D1B9><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD><EFBFBD>ѹ
|
|||
|
*/
|
|||
|
__HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE0);
|
|||
|
|
|||
|
while(!__HAL_PWR_GET_FLAG(PWR_FLAG_VOSRDY)) {}
|
|||
|
/** <20><>ʼ<EFBFBD><CABC>CPU<50><55>AHB<48><42>APB<50><42><EFBFBD><EFBFBD>ʱ<EFBFBD><CAB1>
|
|||
|
*/
|
|||
|
RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
|
|||
|
RCC_OscInitStruct.HSEState = RCC_HSE_ON;
|
|||
|
RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
|
|||
|
RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
|
|||
|
RCC_OscInitStruct.PLL.PLLM = 5;
|
|||
|
RCC_OscInitStruct.PLL.PLLN = 192;
|
|||
|
RCC_OscInitStruct.PLL.PLLP = 2;
|
|||
|
RCC_OscInitStruct.PLL.PLLQ = 4;
|
|||
|
RCC_OscInitStruct.PLL.PLLR = 2;
|
|||
|
RCC_OscInitStruct.PLL.PLLRGE = RCC_PLL1VCIRANGE_2;
|
|||
|
RCC_OscInitStruct.PLL.PLLVCOSEL = RCC_PLL1VCOWIDE;
|
|||
|
RCC_OscInitStruct.PLL.PLLFRACN = 0;
|
|||
|
if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
|
|||
|
{
|
|||
|
while(1);
|
|||
|
}
|
|||
|
/** <20><>ʼ<EFBFBD><CABC>CPU<50><55>AHB<48><42>APB<50><42><EFBFBD><EFBFBD>ʱ<EFBFBD><CAB1>
|
|||
|
*/
|
|||
|
RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
|
|||
|
|RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2
|
|||
|
|RCC_CLOCKTYPE_D3PCLK1|RCC_CLOCKTYPE_D1PCLK1;
|
|||
|
RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
|
|||
|
RCC_ClkInitStruct.SYSCLKDivider = RCC_SYSCLK_DIV1;
|
|||
|
RCC_ClkInitStruct.AHBCLKDivider = RCC_HCLK_DIV2;
|
|||
|
RCC_ClkInitStruct.APB3CLKDivider = RCC_APB3_DIV2;
|
|||
|
RCC_ClkInitStruct.APB1CLKDivider = RCC_APB1_DIV2;
|
|||
|
RCC_ClkInitStruct.APB2CLKDivider = RCC_APB2_DIV2;
|
|||
|
RCC_ClkInitStruct.APB4CLKDivider = RCC_APB4_DIV2;
|
|||
|
|
|||
|
if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
|
|||
|
{
|
|||
|
while(1);
|
|||
|
}
|
|||
|
}
|
|||
|
/****************************END OF FILE***************************/
|